

# HIGH SPEED 8K x 8 CMOS PROM/RPROM

### **KEY FEATURES**

- Ultra-Fast Access Time
  - $t_{ACC} = 25 \text{ ns}$
  - $t_{CS} = 12 \text{ ns}$
- Low Power Consumption
- Fast Programming

- Pin Compatible with Bipolar PROMs
- Immune to Latch-UP
  - Up to 200 mA
- ESD Protection Exceeds 2000 V
- Available in 300 Mil DIP and PLDCC

### GENERAL DESCRIPTION

The WS57C49C is a High Performance 64K UV Erasable Electrically Re-Programmable Read Only Memory (RPROM). It is manufactured in an advanced CMOS technology which enables it to operate at Bipolar PROM speeds while consuming only 25% of the power required by its Bipolar counterparts. A further advantage of the WS57C49C over Bipolar PROM devices is the fact that it utilizes a proven EPROM technology. This enables the entire memory array to be tested for switching characteristics and functionality after assembly. Unlike devices which cannot be erased, every WS57C49C in a windowed package is 100% tested with worst case test patterns both before and after assembly.

The WS57C49C is configured in the standard Bipolar PROM pinout which provides an easy upgrade path for systems which are currently using Bipolar PROMs, or its predecessor, the WS57C49B.

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATION



### PRODUCT SELECTION GUIDE

| PARAMETER                     | 57C49C-25 | 57C49C-35 | 57C49C-45 | 57C49C-55 | 57C49C-70 |
|-------------------------------|-----------|-----------|-----------|-----------|-----------|
| Address Access Time (Max)     | 25 ns     | 35 ns     | 45 ns     | 55 ns     | 70 ns     |
| CS to Output Valid Time (Max) | 12 ns     | 20 ns     | 25 ns     | 25 ns     | 25 ns     |

### ABSOLUTE MAXIMUM RATINGS\*

| Storage Temperature                       | 65° to + 150°C |
|-------------------------------------------|----------------|
| Voltage on any Pin with Respect to Ground | 0.6V to +7V    |
| V <sub>PP</sub> with Respect to Ground    | 0.6V to + 13V  |
| ESD Protection                            | >2000V         |

## \*NOTICE:

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.

### **MODE SELECTION**

| PINS              | CS1/V <sub>PP</sub> | v <sub>cc</sub> | OUTPUTS          |  |
|-------------------|---------------------|-----------------|------------------|--|
| Read              | $V_{IL}$            | $V_{CC}$        | D <sub>OUT</sub> |  |
| Output<br>Disable | V <sub>IH</sub>     | V <sub>CC</sub> | High Z           |  |
| Program           | $V_{PP}$            | $V_{CC}$        | D <sub>IN</sub>  |  |
| Program<br>Verify | $V_{IL}$            | V <sub>CC</sub> | D <sub>OUT</sub> |  |

### **OPERATING RANGE**

| RANGE      | TEMPERATURE     | V <sub>CC</sub> |
|------------|-----------------|-----------------|
| Commercial | 0°C to +70°C    | +5V ± 10%       |
| Industrial | -40°C to +85°C  | +5V ± 10%       |
| Military   | -55°C to +125°C | +5V ± 10%       |

## DC READ CHARACTERISTICS Over Operating Range. (See Above)

| SYMBOL           | PARAMETER                             | TEST CONDITIONS                              |                   | MIN        | MAX                   | UNITS |    |
|------------------|---------------------------------------|----------------------------------------------|-------------------|------------|-----------------------|-------|----|
| V <sub>IL</sub>  | Input Low Voltage                     | (Note 3)                                     | -0.1              | 0.8        | ٧                     |       |    |
| V <sub>IH</sub>  | Input High Voltage                    | (Note 3)                                     |                   | 2.0        | V <sub>CC</sub> + 0.3 | V     |    |
| V <sub>OL</sub>  | Output Low Voltage                    | I <sub>OL</sub> = 16 mA                      |                   |            | 0.4                   | ٧     |    |
| V <sub>OH</sub>  | Output High Voltage                   | $I_{OH} = -4 \text{ mA}$                     | 2.4               |            | >                     |       |    |
|                  | V Astina Oromant                      | V <sub>CC</sub> = 5.5 V, f = 0 MHz (Note 1), | Comm'l            |            | 30                    | mA    |    |
| I <sub>CC1</sub> | V <sub>CC</sub> Active Current (CMOS) | Output Not Loaded                            | Output Not Loaded | Industrial |                       | 35    | mA |
|                  | (CIVICS)                              | Add 3 mA/MHz for AC Operation Military       |                   |            | 35                    | mA    |    |
|                  | V Astina Command                      | V <sub>CC</sub> = 5.5 V, f = 0 MHz (Note 2), | Comm'l            |            | 40                    | mA    |    |
| I <sub>CC2</sub> | V <sub>CC</sub> Active Current        | Output Not Loaded                            | Industrial        |            | 50                    | mA    |    |
|                  | (TTL)                                 | Add 3 mA/MHz for AC Operation                | Military          |            | 50                    | mA    |    |
| ILI              | Input Leakage<br>Current              | V <sub>IN</sub> = 5.5V or Gnd                |                   | -10        | 10                    | μΑ    |    |
| I <sub>LO</sub>  | Output Leakage<br>Current             | V <sub>OUT</sub> = 5.5 V or Gnd              |                   | -10        | 10                    | μΑ    |    |

**NOTES:** 1. CMOS inputs: GND  $\pm$  0.3V or V<sub>CC</sub>  $\pm$  0.3V.

<sup>3.</sup> These are absolute voltages with respect to device ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.



<sup>2.</sup> TTL inputs:  $V_{IL} \le 0.8V$ ,  $V_{IH} \ge 2.0V$ .

# AC READ CHARACTERISTICS Over Operating Range. (See Above)

| PARAMETER                          | SYMBOL           | 57C4 | 9C-25 | 57C4 | 9C-35 | 57C4 | 9C-45 | 57C4 | 9C-55 | 57C4 | 9C-70 | UNITS |
|------------------------------------|------------------|------|-------|------|-------|------|-------|------|-------|------|-------|-------|
| . ,                                | 01111202         | MIN  | MAX   |       |
| Address to Output Delay            | t <sub>ACC</sub> |      | 25    |      | 35    |      | 45    |      | 55    |      | 70    |       |
| CS1 to Output Delay                | t <sub>CS</sub>  |      | 12    |      | 20    |      | 25    |      | 25    |      | 25    |       |
| Output Disable to<br>Output Float* | t <sub>DF</sub>  |      | 12    |      | 25    |      | 25    |      | 25    |      | 25    | ns    |
| Address to Output Hold             | t <sub>OH</sub>  | 0    |       | 0    |       | 0    |       | 0    |       | 0    |       |       |

<sup>\*</sup>Sampled, Not 100% Tested.

## AC READ TIMING DIAGRAM



# CAPACITANCE<sup>(4)</sup> $T_A = 25$ °C, f = 1 MHz

| SYMBOL           | PARAMETER                   | CONDITIONS            | TYP <sup>(5)</sup> | MAX | UNITS |
|------------------|-----------------------------|-----------------------|--------------------|-----|-------|
| C <sub>IN</sub>  | Input Capacitance           | $V_{IN} = 0V$         | 4                  | 6   | pF    |
| C <sub>OUT</sub> | Output Capacitance          | V <sub>OUT</sub> = 0V | 8                  | 12  | pF    |
| C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0 V | 18                 | 25  | pF    |

NOTES: 4. This parameter is only sampled and is not 100% tested.

5. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltages.

## TEST LOAD (High Impedance Test Systems)

### A.C. TESTING INPUT/OUTPUT WAVEFORM



NOTE: 6. Provide adequate decoupling capacitance as close as possible to this device to achieve the published A.C. and D.C. parameters.

A 0.1 microfarad capacitor in parallel with a 0.01 microfarad capacitor connected between V<sub>CC</sub> and ground is recommended.

Inadequate decoupling may result in access time degradation or other transient performance failures.









### **PROGRAMMING INFORMATION**

**DC CHARACTERISTICS**  $(T_A = 25 \pm 5^{\circ}C, V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V}, V_{PP} = 12.75 \pm 0.25 \text{ V})$ 

| SYMBOLS         | PARAMETER                                                           | MIN | MAX  | UNITS |
|-----------------|---------------------------------------------------------------------|-----|------|-------|
| lu              | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | -10 | 10   | μΑ    |
| Ірр             | V <sub>PP</sub> Supply Current During<br>Programming Pulse          |     | 60   | mA    |
| I <sub>cc</sub> | V <sub>CC</sub> Supply Current                                      |     | 35   | mA    |
| V <sub>OL</sub> | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA)          |     | 0.45 | V     |
| V <sub>OH</sub> | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA)         | 2.4 |      | V     |

**NOTES:** 7.  $V_{PP}$  must not be greater than 13 volts including overshoot.

# $\textbf{AC CHARACTERISTICS} \quad (T_A = 25 \pm 5^{\circ}C, \ V_{CC} = 6.25 \ V \pm 0.25 \ V, \ V_{PP} = 12.75 \pm 0.25 \ V)$

| SYMBOLS         | PARAMETER                          | MIN | TYP | MAX | UNITS |
|-----------------|------------------------------------|-----|-----|-----|-------|
| t <sub>AS</sub> | Address Setup Time                 | 2   |     |     | μs    |
| t <sub>DF</sub> | Chip Disable Setup Time            |     |     | 30  | ns    |
| t <sub>DS</sub> | Data Setup Time                    | 2   |     |     | μs    |
| t <sub>PW</sub> | Program Pulse Width                | 100 |     | 200 | μs    |
| t <sub>DH</sub> | Data Hold Time                     | 2   |     |     | μs    |
| t <sub>CS</sub> | Chip Select Delay                  |     |     | 30  | ns    |
| t <sub>RF</sub> | V <sub>PP</sub> Rise and Fall Time | 1   |     |     | μs    |

### PROGRAMMING WAVEFORM



## ORDERING INFORMATION

| PART NUMBER     | SPEED<br>(ns) | PACKAGE<br>TYPE          | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE |
|-----------------|---------------|--------------------------|--------------------|-----------------------------------|-----------------------------------|
| WS57C49C-25D    | 25            | 24 Pin CERDIP, 0.6"      | D1                 | Comm'l                            | Standard                          |
| WS57C49C-25J    | 25            | 28 Pin PLDCC             | J3                 | Comm'l                            | Standard                          |
| WS57C49C-25S    | 25            | 24 Pin Plastic DIP, 0.3" | S1                 | Comm'l                            | Standard                          |
| WS57C49C-25T    | 25            | 24 Pin CERDIP, 0.3"      | T1                 | Comm'l                            | Standard                          |
| WS57C49C-35CMB  | 35            | 28 Pad CLLCC             | C1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-35D    | 35            | 24 Pin CERDIP, 0.6"      | D1                 | Comm'l                            | Standard                          |
| WS57C49C-35DMB  | 35            | 24 Pin CERDIP, 0.6"      | D1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-35J    | 35            | 28 Pin PLDCC             | J3                 | Comm'l                            | Standard                          |
| WS57C49C-35L    | 35            | 28 Pin CLDCC             | L2                 | Comm'l                            | Standard                          |
| WS57C49C-35S    | 35            | 24 Pin Plastic DIP, 0.3" | S1                 | Comm'l                            | Standard                          |
| WS57C49C-35T    | 35            | 24 Pin CERDIP, 0.3"      | T1                 | Comm'l                            | Standard                          |
| WS57C49C-35TI   | 35            | 24 Pin CERDIP, 0.3"      | T1                 | Industrial                        | Standard                          |
| WS57C49C-35TMB  | 35            | 24 Pin CERDIP, 0.3"      | T1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-45CMB* | 45            | 28 Pad CLLCC             | C1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-45D    | 45            | 24 Pin CERDIP, 0.6"      | D1                 | Comm'l                            | Standard                          |
| WS57C49C-45DMB* | 45            | 24 Pin CERDIP, 0.6"      | D1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-45J    | 45            | 28 Pin PLDCC             | J3                 | Comm'l                            | Standard                          |
| WS57C49C-45JI   | 45            | 28 Pin PLDCC             | J3                 | Industrial                        | Standard                          |
| WS57C49C-45L    | 45            | 28 Pin CLDCC             | L2                 | Comm'l                            | Standard                          |
| WS57C49C-45S    | 45            | 24 Pin Plastic DIP, 0.3" | S1                 | Comm'l                            | Standard                          |
| WS57C49C-45T    | 45            | 24 Pin CERDIP, 0.3"      | T1                 | Comm'l                            | Standard                          |
| WS57C49C-45TI   | 45            | 24 Pin CERDIP, 0.3"      | T1                 | Industrial                        | Standard                          |
| WS57C49C-45TMB* | 45            | 24 Pin CERDIP, 0.3"      | T1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-55CMB* | 55            | 28 Pad CLLCC             | C1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-55D    | 55            | 24 Pin CERDIP, 0.6"      | D1                 | Comm'l                            | Standard                          |
| WS57C49C-55DMB* | 55            | 24 Pin CERDIP, 0.6"      | D1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-55FMB* | 55            | 24 Pin Ceramic Flatpack  | F1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-55J    | 55            | 28 Pin PLDCC             | J3                 | Comm'l                            | Standard                          |
| WS57C49C-55T    | 55            | 24 Pin CERDIP, 0.3"      | T1                 | Comm'l                            | Standard                          |
| WS57C49C-55TMB* | 55            | 24 Pin CERDIP, 0.3"      | T1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-70CMB* | 70            | 28 Pad CLLCC             | C1                 | Military                          | MIL-STD-883C                      |
| WS57C49C-70D    | 70            | 24 Pin CERDIP, 0.6"      | D1                 | Comm'l                            | Standard                          |
| WS57C49C-70TMB* | 70            | 28 Pin CERDIP, 0.3"      | T1                 | Military                          | MIL-STD-883C                      |

NOTE: The actual part marking will not include the initials "WS."

# PROGRAMMING/ALGORITHMS/ERASURE/PROGRAMMERS

REFER TO PAGE 5-1

2-45

The WS57C49C is programmed using Algorithm D shown on page 5-9.

ext Return to Main Menu

<sup>\*</sup>SMD product. See section 4 for SMD number.